TRIBHUVAN UNIVERSITY

**PATAN MULTIPLE CAMPUS**

PATAN DHOKA, LALITPUR

**DIGITAL LOGIC (BIT 103)**

**LAB 1**

|  |  |
| --- | --- |
| **SUBMITTED BY** | **SUBMITTED TO** |
|  |  |
| NAME: SURESH DAHAL | JYOTI PRAKASH CHAUDHARY |
| CLASS: BIT – I/I |  |
| ROLL NO: 23 | ………………………… |
| DATE: 2080/10/07 | CHECKED BY |
|  |  |

**TITLE: REALIZE THREE INPUT AND, OR, NAND & NOR GATES WITH LOGIC DIAGRAM AND TRUTH TABLE.**

1. **AND GATE**
2. **OBJECTIVES:**

* To practically understand the concept of AND gate
* To realize three input AND gate with logic diagram and truth table

1. **REQUIREMENTS:**
   * 1. Digital Logic Kit and Simulator
     2. One three input AND gate
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THEORY:**
   * + 1. **INTRODUCTION:**

Digital circuits process binary information using logic gates, and the AND gate is one of the basic logic gates. The AND gate produces a high output (1) only when all of its input signals are high (1). The AND gate follows the Boolean algebra expression: F = X \* Y \* Z, where F is the output and X, Y and Z are the inputs. This expression signifies that the output is high (1) only when both inputs are high (1); otherwise, the output is low (0). By default it takes two inputs but we can increase the number of inputs as per the requirements. In this lab, we have used three input AND gate.

* + - 1. **LOGIC EXPRESSION:**

F = X \* Y \* Z

* + - 1. **CIRCUIT DIAGRAM:**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAVUAAACPCAYAAABK3kjTAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAP4SURBVHhe7duBbtowGIXRsvd/5w0zjBAKLU1ulN/xOVLUaN0kIptvsQmXv1dfAET8uf8EIEBUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCLn+v7ueHuVwu97OfFXi5AG+VieonL+PTvwdwlJLL/xbPfgCMpFxUb3ej15/9EFZgJKWi2oP6TFiBkZTaU12KaiOp47MXziyGierj996cwzFuzKTU8v8Wzvt514MKMIJyH1T1sPZDUIGRlHykqoW0HwAj8Y0qdmdPlZmUiCrnJqrMpOTyH2BUogoQJKoAQaIKECSqAEGiChAkqgBBogoQ5OF/drfm4f/ffMtuDdOevYgqu1sb1T2nZo+26U+a5T9TajFtR4vr3nfFzEVUmdpzXCFBVOFKWEmxp8ru1sbqiKnZXqu3BFuIKiUdGTdhZQvLf3jRgmorgLVEFSBIVGGBu1XWKrGn+pvJa69rDhX2Ne2tns9Sa9JjXCaqn7wMk3weokrabTzv589aZpPjXHL53y6+H3CU9kYzB8/hXVCb9ufJcS4X1X7x/TCpgS2+C2qXbE2pqC5dvLACIym1p/rufxRJnVOBqTn9f+gVxmCrd1151UY6cb3DRPXx+xMMMj+rMtazz7l2/WfwyQieMqqP89vZf88XOvsEn0mVsTbnxvfalHdSUS33QVW7qHZx/TChgS16U76TbE3JR6raxfUDjuIu9TzaOL4La/rmzTeqKKlC0ET1fJZakx7jElGFV6LKqEou/+FogspaogoQJKrwwl0qW9hTZXdLHw584oipKahsJarsbk2ojoiboJJg+Q9XgkqKqDK1FlNBJUlUmdJzTAWVJHuq7G7NnWD7N3sy7dmLqLI7y2tmYvkPECSqAEGiChAkqgBBogoQJKoAQaIKECSqAEElHv7/zbdnPEQ+Hg//M5MyUf3kZXhzjsm4MZOSy//2JuwHwEjKRfV2V3P92Q9hBUZSKqo9qM+EFRhJqT3Vpag2kjo+e6rMYpioPn7vzQkUVmr5fwvn/bzrQQUYQbkPqnpY+yGowEhKPlLVQtoPgJH4RhVAUImoApxFyeU/wKhEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIEhUAYJEFSBIVAGCRBUgSFQBgkQVIObr6x+kmNWmpRwGMgAAAABJRU5ErkJggg==)**

* + - 1. **TRUTH TABLE:**

|  |  |  |  |
| --- | --- | --- | --- |
| X | Y | Z | OUTPUT (F = XYZ) |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

1. **CONCLUSION:**

Hence, by doing this practical experiment, we validated the theoretical concepts and observed the logical AND behavior in action. We have verified that the AND gate gives high output (1) only when all of its inputs are high (1) otherwise it gives low output (0).

1. **OR GATE**
   1. **OBJECTIVES:**

* To practically understand the concept of OR gate
* To realize three input OR gate with logic diagram and truth table
  1. **REQUIREMENTS:**

1. Digital Logic Kit and Simulator
2. One four input OR gate
3. Connecting wires
4. Interactive / Sequence generator as input
5. LED as output
   1. **THEORY:**
      * 1. **INTRODUCTION:**

Digital circuits process binary information using logic gates, and the OR gate is one of the basic logic gates. The OR gate produces a high output (1) only when at least one of its input signals is high (1). The OR gate follows the Boolean algebra expression: F = X + Y + Z, where F is the output and X, Y and Z are the inputs. This expression signifies that the output is high (1) only when at least one input is high (1); otherwise, the output is low (0). By default it takes two inputs but we can increase the number of inputs as per the requirements. In this lab, we have used three input OR gate.

* + - 1. **LOGIC EXPRESSION:**

F = X + Y + Z

* + - 1. **CIRCUIT DIAGRAM:**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAYwAAACUCAYAAACAyx4IAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAApLSURBVHhe7d09VuNaFgbQS48FJ7V6BCZ4L4WoZ0Bmhzh5WYVkldghZKSdt51SAUwCz8WtK0tYGGFf0A+2a++1tBCCsqAk9Pnco5+zVSYAwB7/Kj4CwE4CA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkAgOAJAIDgCQCA4AkLQfGMswuzsLZWZwuwmxZLP7QIozz782mi1n2rwE4VGerTDHfkhgCV+E+zg6n4eXpJpzny99bjM/CVf6NozBf3YXLfCkAh6iDIanLcDcfrWefJ+H6gzJjObsowiKLi7mwADh03fQwLu/CJjOu3w9NLWfhevKczw6nL+FOWgAcvA6GpEqVoak3Q07pQ1b7xN5Hqs5+TYA/RIeBkckqiYvBJOS1xGgeVlkp0WbfIgZGyo+f+n0AfKzbwMjEXsWgGH4ajYbh/r6Yn68aD0VtB0G14theLjAAmuk8MNan2g5CkRm52Ld4uvnqQNRGNQjy+XxuLUbHm68JDIBGegiMTHVoqsVTaMsg2A6LUhkaAgOguV4CY9O3WGu7wtgVGBwmAQ7Hp9cexnAYwnM+OwzTl6fQNDNUGMfJ9oDj1O29pCrXW8SzpJ6e5mF9ecZzmAzGYZHPN5eHQjFfqvYwAGiuw8BYhtl10beI11vkp0RVrgIP9+Fq3FZkbEKjnIQFQLs6C4zFuDwzahimD5WL8y7vwst0uJ6/vwotZkYeEuUEQLu66WEsxuGs6HLXN7irp9p+/aypOBaeSogcDj0MOE7tVxjxFNrNXQU/OBvqPNw8TLPaI7oPV1+8tXk86KROADTTcoXxycphbyXCKVJhwHFqtcJ407d4SRhm2ndXWwAORj9XekOFCgOOU7fXYQBwMgQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASdwahN6l3BrkM7euT2E3h+YEBr1LvZdUm/ec2g4guz18nsCgd58JgjZDo6oMELs/pNPD4KDFA/p2ddCG+Lrla5cTsJvA4I9WBkc1PIB6hqTo3VcPyn3tqvHn82cB7wkMjkLfB/Ey1Px5wIYhKY5CPHD3OVwU19f3OuHQCQzYQWjAhsAAIMlR9zA+887viH9NCnF7f9d2/M51s1vdccC26kYHFcYyzC6Kc9svZtlnu2y+d7woFn1S3DH2TZyGuC3rDg78ucr9If6Vl1NkP+lGB4FxHm4epmEYZ58n4Xq2IzIWv8LkOfs4nIZ/LteLmshDqpigTcLq8MTtUQ2JUrnM9mpfNz2M85vwMM0jI8uMX6G+eFiE8dV99nEYpg83Wcw0k+88larCzgKnqwyLXYRG+zprep/f/AyjfO4+3NZUGcvZbfaVzOhnuGmYFmVYVAkN2maf4k/XbdN7MQ5nZRXx8rQJhuUsXAwm4TmLlPnqLnx1NKoMirrAiOLyx8fH4jMOxd9//13MfU2Xu+w+AuNwpOwFcWt95/5yajo+Syo2tQfrPsVoHlZ362hYjM9CzJHRfBWKRV+SEhi7vs7x+c5taT86HPm2KOZ3ERjt6vg6jEoD/P425CNTWXVxmxcd7TS6ozIUqvxxA7Srl+swyooihsT035Mwud8aovqi7VCohsb2cuFxGr5rW9qHDk++TYr5OqqL9vV04d4ijM+u1k3uqDI81UTqH7E/9tMhMKiK2yWqbpnybaPt1b7+rvR+bYA3a3RXlTtLCjvP8RMW1Kk7Dthe3ei4h1Ex+LHuZQx/hEG+oLm4U6ROwGny996f/gIDjpDqAjYEBtSIQSEs4C2BwVHo8+BdrktYwFsCg96V794/M/UlrktQQD2BQe/i7VrKd/ApU1R+7JKwgN0EBn+0ahUjLGC3/q7DgMLv37/DX3/9VXy2W5sH8vha2+z+kE6FwcFqEhZl1VCd4mttT0A6gcFBigf48uNXJuEA7RMYHKS6A/5nJg5EfPZNTaDXT+MPns6ZIj5KoXid8e5XWc4u1t93Mcv+1VdU1rX3NTbfu+fH2un1Z06amvw/7iYwgBNQfZTC1ccH5yzArvMH9DR5NHRlXc+TcF3zRNFXi1/r5wG1+DiHb5W9G4NePT4+FnOcvJfpKjuwZiXfaDUvFnXpZTqM5eUH63tZTYf5jW1Xw+lLsezrdq8rmq9G+deHqxZWt9d8tP7d4pPpuqLCAE7G+c1DyEIhcx+utsqM5ez69d3+w56H8ZRDQBc7qofzm58hC4TMfbit+b7l7Hb9SIfRz53P/klZ1z7xNcpnDr208OiIjwgM4IR8MDS1GIdB46GobZfhLntbHz1PrtdPFC29Dn2NwrzDA3ju9XfL1vXU1u9WT2AAB6bSVN431TUrzm/Cw7rMyDJjHBbLRRjnb7/jG/CHxk/6fOPyn6KieQ6TX5ufZfFrki3JDuHzdp7987HN79b9ugQGcILeDE0Niqd9jubhqdW0iKoVze26ysiqi9tieKjbRncM1vXvNpy+hK4LmUhgAD3IDtx1FUI5vakUsoPwU/3p0u+mD4+SlQN5rsOhoayi+ZmPTGVVxvUszPLqos2hr3qL8WDdk+kkCOsJDOAP934IbN0TiL2JwZvlH13jcHk3XzfAnydhEt/yf9jobr6uqK8m9zaBAfQgPsu/pkIop9YPetmB+XrdR1h7f9ZUuzYN8E6rmajHJvc2gQEcmIZN78zrKbTxoDrfd0Hf+yGwl6JpHnsD1eWr1Y7G8uDHej3DH2GQL6jTdF39Nrm3CQzgtLye0locVC/LHkPMjO5um9G9/pvc2wQGcGCaNL2zd+CDYihqNH89qL72GDofmurOdzS5twkM4GQsxsUptO+awZUew657TR2o72pybxMYwGlYjNcH1Y9Oab28C5vMOKKhqepV4z03ubcJDOAEpF3NnTo0dX7zlA959TH0s29dy//9tzjba8+1LJWpyX2pdhEYwJHbNIPjkM3uGwse99DUd/NMb3r3mWd6A4dDhQFAEoEBQJLOAqN8KEjadMwX0wD8GVQYACTpLDDKU8V2TZt7df2n93uiAPA531ZhHMqViwCk+Z7AaOn2vPX9kPoJgGa+ITDavT1v3VDX9gRAcz0HRre351VRAHSn18Do8va8MSSqVYXQAGhXb4HRZZO7DIsqoQHQrn7uJbUYh7M8LUZhvusRh59UBkVdYERx+ePjY/EZh8S9pOD49BAYizA+W/ctRvNVq32LlMDY9XUA0nU8JNXPM2jLUKgSEgDt6rTCWIzP1n2L0bzm2bvNbYdCNTS2lwsPgGY6qzC+40ruGArlBEC7uqkwlrNwMZiE55ab3Nu2h6F2ESIAzXRSYfT1DNqymkiZAGim1wv3ADhenukNQBIVBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYASQQGAEkEBgBJBAYACUL4P5GdHx54mQbEAAAAAElFTkSuQmCC)**

* + - 1. **TRUTH TABLE:**

|  |  |  |  |
| --- | --- | --- | --- |
| X | Y | Z | OUTPUT (F = X+Y+Z) |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

* 1. **CONCLUSION:**

Hence, by doing this practical experiment, we validated the theoretical concepts and observed the logical OR behavior in action. We have verified that the OR gate gives high output (1) only when at least one of its inputs is high (1) otherwise it gives low output (0).

1. **NAND GATE**
   1. **OBJECTIVES:**

* To practically understand the concept of NAND gate
* To realize three input NAND gate with logic diagram and truth table
  1. **REQUIREMENTS:**
     + - 1. Digital Logic Kit and Simulator

1. One four input OR gate
2. Connecting wires
3. Interactive / Sequence generator as input
4. LED as output
   1. **THEORY:**
      * 1. **INTRODUCTION:**

The NAND gate produces a low output (0) only when all of its input signals are high (1). The NAND gate follows the Boolean algebra expression: F = (XYZ)’, where F is the output and X, Y and Z are the inputs. NAND is a combination of NOT and AND gates and it acts as a complement of AND gate. By default it takes two inputs but we can increase the number of inputs as per the requirements. In this lab, we have used three input NAND gate.

* + - 1. **LOGIC EXPRESSION:**

F = (XYZ)’

* + - 1. **CIRCUIT DIAGRAM:**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAY0AAACXCAYAAADpnQeYAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAtMSURBVHhe7d29dtpKF8bxzXstkCIrVyCatPZp3uq07qCE5nQu3bkRJXRuU6UJatOYK8g6ReBeODOSBmRFoC2hb/6/tbQsY7D4EPNoz+hjdDQEAACF/8U/AQDIRWgAANQIDQCAGqEBAFAjNAAAaoQGAECN0AAAqBEaAAA1QgMAoEZoAADUCA0AgBqhAQBQIzQAAGqEBgBAjdAAAKgRGgAANUIDAKBGaAAA1AgNAIAaoQEAUCM0AABqhAYAQI3QAACoERoAALWGQuMgq+lIRiM7TWV1iG++KJB5eF8zTVfm0QCALhgdjXi+ZjYIHmVjZz1f9u8LGYe3/ymYj+QxvONMtse1PIS3AgDa1mD31IOst7NodreUpwvlxmE1jQPDRMaWwACALml2TONhLefcePqzm+qwkqflLpz1/L2sSQwA6JQGu6ecRDfVh+4nffdVHjsWotX4yweAHmshNAxTUUwnSwlritlWjqakqHIcw4aG5mVp7wcAiLQTGoYdu5jEXVGzmSebTTy/Pd7cLZUOg2Tlkb6d0AAAvdZCI9oNdyJxboTsOMb7omyn1FkyDML5cC5i4+PD3wgNAFBrMTSMZDdVhbvXujBIB4bjgoPQAIBiWg2N8zhGpOpK41poYHjYAADq14kxDc8T2YWznvj7d7k1N6g07g+fJdCMds49lTgew+499f6+lejwjZ0sJ3MJwvnbhcEQzzvJMQ0AQDEthMZBVk/xOIY9HiPcVSpxtLhs5HFeVWycg8NNBAYAlNd4aARzt8eUJ/5b4gC+h7XsfS+a3zxKhbkRBoWbAADlNTumEcxlFI98Zw96J3fDLb83le3f1iJIhoExDaAZzVUadvfa85kIL+wlNZbFm29qEGsjjyVPi24bD+0EANBrqNIoWEHkViTAR1QaQDMaqTQ+jGPsFV1OeWfDBQC0ot0jwoGKUGkAzWjnOA0AQC8RGgAANUIDAKBGaAAA1AgNAIAaoQEAUCM0AABqhAYAQI3QAACoERoAADVOI4JBKHMakSKn0C+DrxaGiNDAIJQNjTpXfxdKfMUwJHRPATWxYWEnGx51VzVAUwgNoGbJ8AD6jtAAGkJwYAgY08AglG2M21j97XPla4e+IjRwt9psvAkO9BXdU0ALbGDQVYU+IjQAAGqEBtASqg300SDHNIp8EelXvl9dGFdIPoes9Zb1szzez3o0WGkcZDWNDnIaTVfmt2vO950H8U0F2ZUjbwK6wjVw6fUzq+FDPt7P+jQYGmNZvPni2dndUp5WV2IjeJXlzvz0fPnnIbrpFnZFcRPQJbYxs+tlsmFz3G2st8Xwftar2TGN8ULe/DA2TG68SnYREcj8cWN+euK/LUzU3CZcgcxPN7HCoEtcA3cNDZ0e72f9Gh8IHy+eZRbObeQlo9o4rF7MX4zZsyxuTIxwBYrnHYIDAMprZyA8mMvIVRP793M4HFYynSxlZ2Jle1xL2Z4pt7WRFRoWkQGnjdU/ya2redIbOj9//oznkPT161f1+9n2Z99XLe09ZQe6J9G4xWwrx3UUD8F8JDZLZtujxDeVogmN099Zce5WFz5/7XNgXdXh/axfS8dpJAbFNy8S9lKZKuMlLD6qGfy27EqRripcYAAAimv1OA1XWdig8L8sZblJdVeVlN6KsL876dsJkPvVlc8/73mwnhbD+1mvlg/uC2Q+eowGvq1EV9UttCsFK89968Ln756D/Wkln0/WbdDh/axP+0eEnwbFbxv8TnIrhwYr0P2y60nbn3/yOWStt6yf5fF+1qOlMY2EyedobMP7LJPwhtvZFUM7AV3B+lkt3s96tB8awJ3qQqUDFEVoAADUCA2gBVQZ6CtCA4NgG+GiU1vssgkM9BWhgcFwg53aqQ0EBvqO0AAaQmBgCNo/TgOoQJkGualG3C7H4quGIaDSAGpiw8IFE4GBoaDSwCCUrTTqxFcLQ0SlgbtlG/U6JyjZ6+jEVVn+NL9wxc9y7ElTR9OVRJeDs5dsiJczv76Uw2oa3S98bOJxp/91yfm+bhGn/6WaEq8/ft8yn+rpPZ1GZxGvEKEB4D4F8+j6Pc/ustLJSzY8ZjfGlmmQn8KLAblLUicet1vK07VWOniNriNUxSUgxgt5ntmnWm2Q5jJbREDvsSr32N4/mgbXfIaz4za+qX7bo2lvj/aKb2l73wvXp+znsz/6Xnhtt6Pn7+PbItcfZ8XLFO+Yemiu7Sxa5p/P98LrOL2nxZeVh28aBoHQ6LEWQiNq4C81qOdgSDfGp2DwfHOvNBcKfwaKdXpsRlBdc32Zl16Ley7Vv6d80zAI9kuFnmo8NOIG9UIjHDo9Jzme2vjtLPz96tb7pfuUfY2n/3flce5/fwijOPiuvcaS+KZhEAiNHivVoCaqgbzpQrWQVQ0knbbw7fPaX68izrKrFNe9VKzIOC/z+uPcMj8GVbjMYgtU4ZuGQbBfLPRUo6GR3cBmy1iGphE+vZ54Ge73Qlv952XnhZulDcIq8E3DINgvDHrq1MjmTJVsNRfs6//w3PShdhq4NkHhh/OakDq7PPB9gevGqqGySGOXWwD3I/gu9uLSVV4pNMvDeismnMJdcJfh1ayfZRHt15vLHrcRXgHb82W/Vu6X666Auvle++63hAaAjpiJ2U62JWP2pG1ANb58io/NuOYgq6el2MMqIht5zDno7+xB1qZciJjXpX3uwVwm4YEc5jHv7vgRhfEn+RLP1o3QANBDiaOw86ZEQ3/4/Suey3dYPUUH4tkGfKs46C/Nbf2rq5pA5mGJYZa4XZvYKeOX/K74CPA0QgMA0k5HfccN+EN09LVVzxHYNgQfw64zz99LlUVV1QgNAD00lsV7RhdW1pRogcefNJ04Zot/EndLzbanBvw0TlGom0onmE+iqsYs7107+JHpi3y65eEKhAaA++G6jH79vnhiwWAebfH/ORCdGKco0k2Vo9TAd9rht+g73m5DaAC4H27AePev7MMbUuKTGJoWPD4ZYcrDWs65UUE31akbrODAd9r+37gy+n/JsRA9QgPAHZnI56jUyBgwPg9Ee/7bxV1kq+ymOvz4Fu+dZf5X1iB+xjTNOIuuG+D3Pte5I3GE0ABwR8ayCEe0d/LtR7LxPQ9E226it6vjCvV0U5V3kB/fbPR48vdfNQ9oGFy5D4Ngt8BYlaFjKoqRCQg7hnBLl1BX2Asu2YH72bbaY1kuoNIAcGce5B/fC4/Wfm29Srhd8Gr39PLEv/mqTjqEBoC7M148h+MSm5e8y7N2XSDfbZ9agdOU3Krx0Ch9PVwAqEw8LtHzaiPaPbjAaUoqQKUB4D7Fu8/2tto4rOTFVBnlTzlSTicHwoP5KNpXuqGBHfSfrUwZCAfq17lKo5KjIwEAtehWpRHMZRSVGLI9li+57FanFlunw0ClATSjQ6ER7ztt5mbb401nedQ2IDQ0w8FnCTSjI91T9Z4W2DYobgIAlNeJSqPqge/kVmc4H85FbGx8+Btbp4PAZwk0o/VKo86B73RgWPZ3ezsAoLh2K42KBr7T3FZnVmhYRMYwUWkA9WsxNKob+E7ThMbp7zQ0AKDWUvdUM9fDDYMhnneSYxoAgGJaqTTqPuI7XUHY35307QQIAOg1Xmm0ccS3DQY3AQDKa7bScBcLqXjgOy1ZWeQhSABAr9FKo6rr4eZxVYVmAgDodeSIcABAH3TiiHAAQD9QaQAA1AgNAIAaoQEAUCM0AABqhAYAQI3QAACoERoAADVCAwCgRmgAANQIDQCAGqEBAFAjNAAAaoQGAECN0AAAqBEaAAA1QgMAoEZoAADUCA0AgBqhAQBQIzQAAGqEBgBAjdAAAKgRGgAANUIDAKBGaAAA1AgNAIAaoQEAUCM0AABKIv8BARwpYPFkDnsAAAAASUVORK5CYII=)**

* + - 1. **TRUTH TABLE:**

|  |  |  |  |
| --- | --- | --- | --- |
| X | Y | Z | OUTPUT (F = (XYZ)’) |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

* 1. **CONCLUSION:**

Hence, by doing this practical experiment, we validated the theoretical concepts and observed the behavior of NAND gate in action. We have verified that the NAND gate gives low output (0) only when all of its inputs are high (1) otherwise it gives high output (1).

1. **NOR GATE**
   1. **OBJECTIVE**

* To practically understand the concept of NOR gate
* To realize three input NOR gate with logic diagram and truth table
  1. **REQUIREMENTS**
     + - 1. Digital Logic Kit and Simulator
         2. One three input NOR gate
         3. Connecting wires
         4. Interactive / Sequence generator as input
         5. LED as output
  2. **THEORY**
     + 1. **INTRODUCTION**

The NOR gate produces a high output (1) only when all of its input signals are low (0). The NOR gate follows the Boolean algebra expression: F = (X+Y+Z)’, where F is the output and X, Y and Z are the inputs. NOR is a combination of NOT and OR gates and it acts as a complement of OR gate. By default it takes two inputs but we can increase the number of inputs as per the requirements. In this lab, we have used three input NOR gate.

* + - 1. **LOGIC EXPRESSION**

F = (X+Y+Z)’

* + - 1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAZ0AAACNCAYAAABsfqeNAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAvcSURBVHhe7d2/lppOH8fxr8+1aIqcXAEWm9ZN86vS2mmpTbott9tGy7XbNlWaSOsWegU5KaL34jMDM4oIyCIMiO/XORxZNEFZ5LPzh5nOXhEAABz4n3kEAKByhA4AwBlCBwDgDKEDAHCG0AEAOEPoAACcIXQAAM4QOgAAZwgdAIAzhA4AwBlCBwDgDKEDAHCG0AEAOEPoAACcIXQAAM4QOgAAZwgdAIAzhA4AwBlCBwDgDKEDAHCG0AEAOEPoAACcIXQAAM4QOgAAZwgdAIAzNYTOTub9jnQ6eunLfGc2p/JlHLxWLf25+tcAgFvV2Stm3SEdJI+y0KveTLbriXSD7ef8cUcegxeOZLl/lUGwFQBwi2qqXhvI63IUrm6mMkwp7uzmfRM4KnKWBA4A3Lr62nQGr3LMneF5NdtuLsPpJlj1Zlt5JXEA4ObVVL1mRarZTqrP8le/XaLbgvKq9VAAwB2oOXQUVaLp96YSlGlGS9mrIk2Z7Tg6dPJ8xLyvAwAUV3/oKLrtpmeq0kYjTxYLs77cX12tFg+TaMknvp3QAYBqNSJ0wm7UPTG5E9DtOOtJ0Uq1o2iYJAVQ2nMAgPI1JHSUaDVbid2jbZikhcql5wEA5WlM6BzbcUJll3SyQme1Wpmf0GYPDw9mDUBdGtem43kim2DVk9l2LdfmTp7QyXoe7fD+/k7oAA1Q/9hrkftxdO+19Xop4e07G5n2xuIH69ezwRJF0ACAWzWHzk7mQ9OOo+/HCbqqRUYrkIU8jsuKnWPw2IXAAQC3ag0df2x7rHkye4vcADp4le3MC9cXj1Ji7gRBYxcAgFv1hY4/PnQc8GZvZ2033cmbHHPnumq2aOkmbQEAVK+e0NHdo48jeab0UuvK5G2mykDaQh4LTmsQLdlcWgAA1aohdCLtOPp+nKwhB7oTWecYjRoAcBuch85JO842xw2gl0ajBgDcjOaMSABUiPt0gGaotfcaAOC+EDoAAGcIHQCAM4QOAMAZQgcA4AyhAwBwhtABADhD6AAAnCF0AADOEDoAAGcIHcCIT3dx7QLgHKEDGHYYQjvVxbULIQScI3SACBsWZUgLIeCeETpATJnBExUPHwII94jQARyz4RMNIOBeMJ8O7kLRC7urr4d+f3wVcQ8IHSCF6yCwwchXEm1G9RqQQl/8XVZ96f253ifgGqEDNAzBgzYjdAAAzrS+TecjfzG2/FCgAH3+1HVexPeddC5zzubDsWuOmko6O5n3zb0K/bn6KcvxtWPfbPogfXJdWoAk+txIumC5pt9D/JxtyntrOnuM9LfcLhrHrh41hU5XJm8z8fTqZirDeUbs+C8y3ahHbyY/BuGma+gTzS5Ak9lQ0YteT0LwZAuOnXqMHz27jWPnXn1tOt2JvM2C2FG58yLJhRhfxo8L9ejJ7G2iouo69strF0443IK0wLE4l5PZwMlC8LhXa0eC7uRJRsHaQp4TSju7+bN6Rhk9yeTKxLGBE8WXFQDcqr8jgT+Wji3NbNfHcNnNpd+bykbF0nL/KkVr1mzYJIWOprevVivzE9rq69evZq2Yur4maedtHH88JcvzW9NHru7L4D1pQO813VGgF7bbjJayfw3jxR93RGfRaLkXs6mQPKGT9TxQ57mRd9+cv+eCY2LWsxA6bjXgPp1Ip4LFswS1bKqU8xwUfsrpPKDpk0qfhFF8UQHArcbcp2NLNjpoZl+mMl3EqtsKigdLNHji2wkgJKnr3LD7vbR/zt10wbEx60ko5bjXoJtDfRl3HsOOA1qkqu0aeb+QfHGRpq5zI7rftPfAeXuZPkZa9CjZPz05du41a0SCQ6eC6zoPRNkTLg9OQMTVdVFP2m/Sucw5mw/Hrjka0KYT0fsctu14n6UXbLiePrHyLkCTcc4Wx7FrjmaFDoDaSleAC4QO0BA6bAgctB2hA6RwGQB2XwQO2o7QwV2wpYiPLK7ofRE2uBeEDu6CHurIliTyLJp9rBKBg3tD6ACORUtTBA7uTbPu0wEq8v7+Lg8PD+anbGWGgf6/4vjK4Z5R0gEirgkcW3qJLvr/ii/APSN0AEOHhH0sshAwwGWEDmAkhcZHFsToObESwjl5GafMHlyMHkC4059LODWknj7F7GecvZfdvB++7vBvPyqyr4v/x/G1F95WpsN7zrVEjrP5/STu+/C764cj/5eI0AHQLv44nIvryU5xH50+5TH9Aq8utMNgYq9rpseP7GszlWHWFdt/CecRK3EKlw/pTuRppA9JuYF/kfoLDWi91Wpl1uDMdrZXF19VBBztl2ZT9ZZ7dR3d69kf47YzTxdHU97Pdj/zgoGo995sa7YVl70vzbxP8fYl7O6i5Sj8bOfHJeV4HX535b8/Qgd3gdCpQQ2hE17s0y6Ux2CJX2QPIeHN1Kuy2ddmh5MNleTXHfaXEI5R+faV7dJnC5+PHzP7/sv/3VG9BqAlfHnR9VXed/mWWDeWUs3mj6V3dbVa3EBeVfFC20yHp+0ih2q8kSxLmDMs0+GzqX2tkz9b99t39ck3Mn2JVrL15LM+UCWO+G8ROgAaJNIQf2mJNc7s5s/BJJDe92/pwdGdyJsq7mhBW8bOl3Ewh5f6d7O3q2cqPjH4IeGuTi/o/stUbVExsCxnzrB0x8+Wua/uN/mu3+fiORKOXfn0RT18+VRSCB8ROgBaYCe/f4alle/JxZyD7uTNhMFCHntmtuLRUtalJo4WLVmZC7oq5TwHyVh15wEd3uFn82ZbyS5QdeVbkDob+fn7WCQbvO5Lmb05jtABUDF1cU8qqdjlpMSiLtTr067oqcvJBXErf3XmyBf5dDE7ImEQqLCay/QQC0o7w7nMg1JOmdV4yfxxL+wZlzNMu0GxRr3Lv9vgsUqEDoDb5/8KSyylt0GcV/eFbSS6raZ3sj3tXqPB61LFmrKZylS/ydFTSjXe9fvS9H07Qa2aKk1t84apnbV58avy7tOEDoCKqZJEUknFLmWWMnK1QaiL+zBsVwmpkljqzTtlOHYqqLRUpeXoOJCo+0mVEd0gdAA0SLGOBLt/f8zaZbv5MKx60hfm5aWbRs+r+7amI4JuK4lu3+8zGuttSSKzJHbtvnJ2HMj0R/5l3M9aBkIHwP04dFc2F+aBbXPRueP4zvxSfaTjQL0IHQANUqwjgW0Iz6ZKAj1TrTZaHi7MhzaXyqvZqvPRjgPp8nTEuA6hA+D22eqrP//U3/zJ/LHpHn3WwB5pc8kam62hCnUciNv9k/wVlNchdADcPtsQvvkriZ1+zSCg6sqc3F158CrH3Lmharbo6AYf6TgQt/1rSoD/FWwLyo/QAdACZtiWxIbwfKMO5K1m607WQfVe+TeTnru0r93vn6YX3oV7oSJLP2Hka9sRw/tc9qA35wgdAC3QlUnQI+D0rnp1OT00sOvqp7fMoLjtarbi8o/mUIaOSlE9AinQau/v7/Lw8GB+QjupEk1HBYxu27imqune7ObS1x0sRsty75lKQUkHQEsM5Ie+r2UzlZMBk5EpHIDUk5mjmeQIHQCt0Z08Be0yi+ei003fG19+6brH1KF5yldr6BSe2xsAEpl2GUo7uYTdyCsemieGkg6AdjHdnyntXGCmWSg+ZE4xje9I4I87Yf96R41caCc6EgDN0OiSTil32gIAGqO5oVN0iO6Y87ah9AUAUK2Ghk4ZQ3Qf6RrESwsAoHoNDJ1qh+imZAMA9Wlc6JQ3RPc5HTTR0g3BAwBuNSp0quw4YAMniuABALea02XaH0sn7Bsty6xpXz/Ihk1S6Gh6+2q1Mj+hzegyDdSvIaFjBupTa6PlvtR2nDyhk/U8AKA8DaheczO3tw2WKIIGANyqvaRT9YgD8WCJBk98OwEEANWqtaRTx4gDOljsAgBwq76Sjp04qOSOA3HxKrUsBBEAVKu2kk5Zc3tfYks1eRYAQLUad3MoAKC9Gj+1AQCgPSjpAACcIXQAAM4QOgAAZwgdAIAzhA4AwBlCBwDgDKEDAHCG0AEAOEPoAACcIXQAAM4QOgAAZwgdAIAzhA4AwBlCBwDgDKEDAHCG0AEAOEPoAAAcEfk/EmIrwf1wR4oAAAAASUVORK5CYII=)**

* + - 1. **TRUTH TABLE**

|  |  |  |  |
| --- | --- | --- | --- |
| X | Y | Z | OUTPUT (F = (X+Y+Z)’) |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

* 1. **CONCLUSION**

Hence, by doing this practical experiment, we validated the theoretical concepts and observed the behavior of NOR gate in action. We have verified that the NOR gate gives high output (1) only when all of its inputs are low (0) otherwise it gives low output (0).